Upload Button Icon Add office photos
Engaged Employer

i

This company page is being actively managed by DIGICOMM Semiconductor Team. If you also belong to the team, you can get access from here

DIGICOMM Semiconductor Verified Tick

Compare button icon Compare button icon Compare

Filter interviews by

DIGICOMM Semiconductor Interview Questions, Process, and Tips

Updated 31 Oct 2023

Top DIGICOMM Semiconductor Interview Questions and Answers

View all 11 questions

DIGICOMM Semiconductor Interview Experiences

Popular Designations

6 interviews found

Interview experience
5
Excellent
Difficulty level
Moderate
Process Duration
Less than 2 weeks
Result
No response

I applied via Approached by Company and was interviewed in Apr 2023. There were 2 interview rounds.

Round 1 - Resume Shortlist 
Pro Tip by AmbitionBox:
Don’t add your photo or details such as gender, age, and address in your resume. These details do not add any value.
View all tips
Round 2 - Technical 

(8 Questions)

  • Q1. What are the PD inputs and outputs
  • Ans. 

    PD inputs are design specifications and constraints, while outputs are physical layout of the design.

    • Inputs include design specifications, constraints, technology libraries, and floorplan.

    • Outputs include physical layout, placement of components, routing of wires, and design verification.

    • Example: Input - RTL design, clock frequency, power constraints. Output - GDSII layout, timing analysis report.

  • Answered by AI
  • Q2. Describe each stage of PNR flow
  • Ans. 

    PNR flow consists of synthesis, floorplanning, placement, clock tree synthesis, routing, and signoff stages.

    • Synthesis: Convert RTL code to gate-level netlist

    • Floorplanning: Define chip area, core, and I/O locations

    • Placement: Place gates in specific locations to meet timing constraints

    • Clock tree synthesis: Create clock distribution network

    • Routing: Connect gates with wires while considering timing and congestion

    • Signoff: V...

  • Answered by AI
  • Q3. What are the different techniques to minimize congestion?
  • Ans. 

    Techniques to minimize congestion include buffer insertion, wire spreading, and layer assignment.

    • Buffer insertion: Adding buffers to critical paths to improve timing and reduce congestion.

    • Wire spreading: Distributing wires evenly to reduce congestion in specific areas.

    • Layer assignment: Properly assigning different signal layers to reduce congestion on a single layer.

  • Answered by AI
  • Q4. What is the setup and hold time and different techniques to fix the setup and hold time violations?
  • Ans. 

    Setup and hold time are timing constraints in digital circuits. Techniques to fix violations include adjusting clock skew, buffering signals, and optimizing routing.

    • Setup time is the minimum amount of time a data input must be stable before the clock edge for proper operation.

    • Hold time is the minimum amount of time a data input must be stable after the clock edge for proper operation.

    • Techniques to fix setup and hold ti...

  • Answered by AI
  • Q5. What is signal integrity?
  • Ans. 

    Signal integrity refers to the quality of an electrical signal as it travels through a circuit or system.

    • It involves ensuring that the signal remains clear and undistorted from the transmitter to the receiver.

    • Factors affecting signal integrity include impedance matching, noise, crosstalk, and reflections.

    • Signal integrity analysis is crucial in high-speed digital design to prevent data errors and ensure reliable communi...

  • Answered by AI
  • Q6. What is crosstalk and noise and how to fix it?
  • Ans. 

    Crosstalk is unwanted interference between signals on adjacent lines, while noise is random unwanted signals that can degrade performance.

    • Crosstalk occurs when signals on adjacent lines interfere with each other due to coupling effects.

    • Noise is random unwanted signals that can be caused by various sources such as electromagnetic interference or power supply fluctuations.

    • To fix crosstalk, techniques like spacing out lin...

  • Answered by AI
  • Q7. What is clock latency, skew and jitter?
  • Ans. 

    Clock latency is the delay between the clock signal being generated and reaching the destination, skew is the variation in arrival times of the clock signal at different destinations, and jitter is the variation in the period of the clock signal.

    • Clock latency is the delay between the clock signal being generated and reaching the destination.

    • Skew is the variation in arrival times of the clock signal at different destina...

  • Answered by AI
  • Q8. What is useful skew, negative skew and positive skew?
  • Ans. 

    Useful skew, negative skew, and positive skew are terms used in physical design to describe timing constraints.

    • Useful skew refers to intentional delay added to certain paths to meet timing requirements.

    • Negative skew occurs when data arrives later than expected, leading to potential timing violations.

    • Positive skew occurs when data arrives earlier than expected, potentially causing setup time violations.

    • Skew can be adjus...

  • Answered by AI

Interview Preparation Tips

Topics to prepare for DIGICOMM Semiconductor Physical Design Engineer interview:
  • STATIC TIMING ANALYSIS
  • Physical Design
  • FORMAL VERIFICATION
  • Physical Verification
Interview preparation tips for other job seekers - Learn basic concepts, go through company requirement and go through all the topics and Be confident while answering.

Skills evaluated in this interview

Top DIGICOMM Semiconductor Physical Design Engineer Interview Questions and Answers

Q1. What is the setup and hold time and different techniques to fix the setup and hold time violations?
View answer (1)

Physical Design Engineer Interview Questions asked at other Companies

Q1. What are the conditions for an RC circuit to work as an integrator/differentiator Can you derive it with this circuit
View answer (1)
Interview experience
4
Good
Difficulty level
Moderate
Process Duration
4-6 weeks
Result
Selected Selected
Round 1 - Resume Shortlist 
Pro Tip by AmbitionBox:
Double-check your resume for any spelling mistakes. The recruiter may consider spelling mistakes as careless behavior or poor communication skills.
View all tips
Round 2 - Technical 

(2 Questions)

  • Q1. Regarding verification uvm
  • Q2. About projects and clients

Interview Preparation Tips

Interview preparation tips for other job seekers - Perform well and confidently

Verification Engineer Interview Questions asked at other Companies

Q1. How do you ensure no data loss happens in HW to SW communication?
View answer (2)
Interview experience
5
Excellent
Difficulty level
-
Process Duration
-
Result
-
Round 1 - Resume Shortlist 
Pro Tip by AmbitionBox:
Properly align and format text in your resume. A recruiter will have to spend more time reading poorly aligned text, leading to high chances of rejection.
View all tips
Round 2 - Technical 

(1 Question)

  • Q1. Vlsi , physics design analog layout
Round 3 - One-on-one 

(1 Question)

  • Q1. Physical design

Software Engineer Interview Questions asked at other Companies

Q1. Bridge and torch problem : Four people come to a river in the night. There is a narrow bridge, but it can only hold two people at a time. They have one torch and, because it's night, the torch has to be used when crossing the bridge. Person... read more
View answer (199)

I applied via Campus Placement and was interviewed in Apr 2022. There were 2 interview rounds.

Round 1 - Aptitude Test 
Round 2 - Technical 

(1 Question)

  • Q1. Question was all about digital and electronic devices

Interview Preparation Tips

Interview preparation tips for other job seekers - To get the job in core company of electronic and communication engineering cover analog circuit
Electronic devices
Digital electronics
These all subjects will help you

Graduate Engineer Trainee (Get) Interview Questions asked at other Companies

Q1. Q: 1 What is IC engine? What is the types of IC engine? Q:2 Difference between Otto cycle and Diesel cycle? What is the process of both cycle and what is the effeciency of both cycle ? Which one is good in effeciency? Q:3 Difference between... read more
View answer (2)

DIGICOMM Semiconductor interview questions for popular designations

 Physical Design Engineer

 (2)

 Software Engineer

 (1)

 Verification Engineer

 (1)

 Graduate Engineer Trainee (Get)

 (1)

 Engineer Trainee

 (1)

I applied via LinkedIn and was interviewed in Feb 2022. There were 2 interview rounds.

Round 1 - Resume Shortlist 
Pro Tip by AmbitionBox:
Keep your resume crisp and to the point. A recruiter looks at your resume for an average of 6 seconds, make sure to leave the best impression.
View all tips
Round 2 - Technical 

(1 Question)

  • Q1. 1. What is CMOS? 2. What is latch? 3. What is the difference between latch and flip flops? 4. How to make a metastable system stable? 5. V-I characteristics of MOSFET? 6. What is pinch-off? 7. What is dyna...
  • Ans. 

    A technical interview for Engineer Trainee covering topics such as CMOS, latch, flip flops, MOSFET, and dynamic memory.

    • CMOS stands for Complementary Metal-Oxide-Semiconductor and is a type of technology used in microprocessors and digital logic circuits.

    • A latch is a type of digital circuit that can store one bit of information.

    • The main difference between a latch and a flip flop is that a flip flop has a clock input and...

  • Answered by AI

Interview Preparation Tips

Topics to prepare for DIGICOMM Semiconductor Engineer Trainee interview:
  • Digital Electronics
  • Analog circuit
  • Semiconductor physics
Interview preparation tips for other job seekers - Don't try to fool your interviewer.

Engineer Trainee Interview Questions asked at other Companies

Q1. If 10 people had a meeting and they shake hands only once with each of the others, then how many handshakes will be there in total ?
View answer (8)

I applied via Naukri.com and was interviewed in Sep 2021. There were 3 interview rounds.

Interview Questionnaire 

2 Questions

  • Q1. How to decide floor plan is good Or bad in the design
  • Ans. 

    A good floor plan should optimize area, minimize congestion, and ensure signal integrity.

    • Optimize area utilization

    • Minimize congestion and routing complexity

    • Ensure signal integrity and minimize noise

    • Consider power and thermal constraints

    • Ensure ease of design changes and modifications

  • Answered by AI
  • Q2. What are the checks your do in offer post floor plan
  • Ans. 

    Checks after floor plan in physical design engineering

    • Timing analysis to ensure timing constraints are met

    • Power analysis to ensure power constraints are met

    • Signal integrity analysis to ensure signal quality

    • Design rule check to ensure adherence to design rules

    • Physical verification to ensure layout is correct

    • Noise analysis to ensure noise constraints are met

  • Answered by AI

Interview Preparation Tips

Interview preparation tips for other job seekers - Prepare well in the before interview, don't

Top DIGICOMM Semiconductor Physical Design Engineer Interview Questions and Answers

Q1. What is the setup and hold time and different techniques to fix the setup and hold time violations?
View answer (1)

Physical Design Engineer Interview Questions asked at other Companies

Q1. What are the conditions for an RC circuit to work as an integrator/differentiator Can you derive it with this circuit
View answer (1)

Jobs at DIGICOMM Semiconductor

View all

Interview questions from similar companies

I applied via Referral

Interview Questionnaire 

35 Questions

  • Q1. Tell me something about yourself
  • Ans. 

    I am a physical design engineer with experience in designing and optimizing integrated circuits.

    • I have a Bachelor's degree in Electrical Engineering

    • I have worked on multiple projects involving ASIC design and verification

    • I am proficient in using industry-standard EDA tools such as Cadence and Synopsys

    • I have experience in optimizing power, area, and timing constraints for ICs

    • I am a team player and have collaborated with...

  • Answered by AI
  • Q2. Can you explain more about your project, What was your role in it ?
  • Ans. 

    I worked on a project involving physical design of a microprocessor chip.

    • My role was to design and optimize the layout of the chip using industry-standard EDA tools.

    • I collaborated with the design team to ensure that the chip met performance and power requirements.

    • I also performed timing analysis and physical verification to ensure that the chip was manufacturable.

    • The project involved working with advanced process nodes...

  • Answered by AI
  • Q3. Which is the subject you like the most?
  • Ans. 

    I enjoy studying computer architecture and digital logic design.

    • Computer architecture

    • Digital logic design

    • Microprocessor design

    • VLSI design

  • Answered by AI
  • Q4. Can you draw a CMOS inverter and explain
  • Ans. 

    A CMOS inverter is a digital logic gate that converts a digital input signal to its complement.

    • It consists of a PMOS transistor and an NMOS transistor connected in series.

    • The input signal is connected to the gates of both transistors.

    • The output is taken from the drain of the PMOS transistor and the drain of the NMOS transistor.

    • When the input is high, the PMOS transistor is off and the NMOS transistor is on, resulting i...

  • Answered by AI
  • Q5. Can you explain 5 level of working of an Inverter
  • Ans. 

    An inverter has 5 levels of working: input, pre-driver, driver, output, and load.

    • Input stage receives the input signal and converts it to a digital signal.

    • Pre-driver stage amplifies the digital signal and sends it to the driver stage.

    • Driver stage amplifies the signal further and sends it to the output stage.

    • Output stage converts the amplified signal back to analog form.

    • Load stage receives the analog signal and drives t

  • Answered by AI
  • Q6. What is strong 1 and strong 0 concepts in an inverter
  • Ans. 

    Strong 1 and strong 0 are the maximum voltage levels that an inverter can output for logic 1 and logic 0 respectively.

    • Strong 1 is the maximum voltage level that an inverter can output for logic 1.

    • Strong 0 is the maximum voltage level that an inverter can output for logic 0.

    • These concepts are important in determining the noise margin of a digital circuit.

    • The noise margin is the difference between the minimum voltage lev...

  • Answered by AI
  • Q7. What you know about layout designing, which tool you have worked with
  • Ans. 

    Layout designing involves creating a physical representation of a circuit using CAD tools.

    • Layout designing is a crucial step in the physical design process of integrated circuits.

    • It involves placing and routing the components of a circuit to meet design specifications.

    • CAD tools commonly used for layout designing include Cadence Virtuoso, Synopsys IC Compiler, and Mentor Graphics Calibre.

    • Layout designers must consider f...

  • Answered by AI
  • Q8. Can you introduce yourself
  • Ans. 

    I am a Physical Design Engineer with experience in designing and optimizing integrated circuits.

    • I have a Bachelor's degree in Electrical Engineering

    • I have worked on projects involving ASIC design and verification

    • I am proficient in using tools such as Cadence and Synopsys

    • I have experience in optimizing power, area, and timing constraints

    • I am familiar with industry-standard design methodologies such as RTL-to-GDSII flow

  • Answered by AI
  • Q9. Which is your favorite subject throughout your course of study
  • Ans. 

    My favorite subject throughout my course of study is Digital Design.

    • I enjoyed learning about logic gates and how they can be used to create complex circuits.

    • I found the process of designing and testing digital circuits to be very satisfying.

    • I also appreciated the practical applications of digital design in fields like computer architecture and embedded systems.

    • I excelled in courses like Digital Logic Design and Compute...

  • Answered by AI
  • Q10. What is virtual ground concept in an op-amp
  • Ans. 

    Virtual ground is a concept where the non-inverting input of an op-amp is grounded to create a reference point for the inverting input.

    • Virtual ground is created by connecting the non-inverting input of an op-amp to ground.

    • This creates a reference point for the inverting input, which can be used to amplify the difference between the two inputs.

    • Virtual ground is commonly used in amplifier circuits and filters.

    • Examples of...

  • Answered by AI
  • Q11. Can a draw a basic transistor amplifier and explain
  • Ans. 

    A transistor amplifier is a circuit that uses a transistor to amplify the input signal.

    • A transistor amplifier consists of a transistor, a power supply, and input and output signals.

    • The transistor acts as a switch, controlling the flow of current through the circuit.

    • The input signal is applied to the base of the transistor, and the output signal is taken from the collector.

    • The gain of the amplifier is determined by the ...

  • Answered by AI
  • Q12. Why we prefer voltage divider bias circuit over others.
  • Ans. 

    Voltage divider bias circuit is preferred due to its stability and low sensitivity to temperature variations.

    • Provides stable bias voltage

    • Low sensitivity to temperature variations

    • Simple and easy to implement

    • Suitable for low power applications

    • Reduces noise and distortion

    • Examples: BJT amplifier circuits, op-amp circuits

  • Answered by AI
  • Q13. What is load line, What is difference between dc load line to that of ac load line
  • Ans. 

    Load line is a graphical representation of the relationship between voltage and current in a circuit.

    • DC load line represents the steady-state behavior of a circuit while AC load line represents the dynamic behavior of a circuit.

    • DC load line is a straight line while AC load line is a curved line.

    • DC load line is used to determine the operating point of a circuit while AC load line is used to analyze the small-signal beha...

  • Answered by AI
  • Q14. What is Q point, how does voltage divider bias fix Q point
  • Ans. 

    Q point is the operating point of a transistor. Voltage divider bias fixes Q point by setting the base voltage to a desired level.

    • Q point is the DC bias point of a transistor.

    • It is the point where the transistor operates in the active region.

    • Voltage divider bias sets the base voltage to a desired level, which in turn sets the Q point.

    • This ensures that the transistor operates in the desired region and provides the requi...

  • Answered by AI
  • Q15. What you know about stabilization concept in an amplifier
  • Ans. 

    Stabilization concept in an amplifier refers to the techniques used to prevent oscillations and ensure stable operation.

    • Stabilization is achieved by adding feedback components to the amplifier circuit

    • The feedback components can include resistors, capacitors, and inductors

    • Negative feedback is commonly used to stabilize amplifiers

    • Positive feedback can cause instability and oscillations

    • Stabilization techniques vary depend...

  • Answered by AI
  • Q16. Can draw n basic RC circuit for low pass filter and explain
  • Ans. 

    Yes, I can draw n basic RC circuits for low pass filter and explain.

    • An RC circuit consists of a resistor and a capacitor in series or parallel

    • The cutoff frequency of the low pass filter is determined by the values of R and C

    • The output voltage decreases as the frequency of the input signal increases

    • Examples of basic RC circuits include RC low pass filter, RC high pass filter, and RC bandpass filter

  • Answered by AI
  • Q17. How will be the charging and discharging of Capacitor in this circuit.
  • Ans. 

    The charging and discharging of capacitor in the circuit depends on the voltage and resistance of the circuit.

    • The capacitor charges when the voltage across it increases and discharges when the voltage decreases.

    • The rate of charging and discharging depends on the resistance of the circuit.

    • The time constant of the circuit determines the rate of charging and discharging.

    • The formula for time constant is T = R*C, where T is

  • Answered by AI
  • Q18. Can you draw the waveform for charging and discharging current.
  • Ans. 

    Yes, I can draw the waveform for charging and discharging current.

    • The waveform for charging current is a rising slope from zero to the maximum current value, followed by a plateau at the maximum value until the battery is fully charged.

    • The waveform for discharging current is a falling slope from the maximum current value to zero, followed by a plateau at zero until the battery is fully discharged.

    • The charging and disch...

  • Answered by AI
  • Q19. What are the conditions for an RC circuit to work as an integrator/differentiator Can you derive it with this circuit
  • Ans. 

    RC circuit works as integrator/differentiator under certain conditions. Can be derived with circuit analysis.

    • For an RC circuit to work as an integrator, the time constant (RC) should be large enough compared to the input signal frequency.

    • For an RC circuit to work as a differentiator, the time constant (RC) should be small enough compared to the input signal frequency.

    • The output voltage of an RC integrator circuit is pr...

  • Answered by AI
  • Q20. What is the difference between small signal analysis to that for large signal anaysis
  • Ans. 

    Small signal analysis is linear and deals with small variations around an operating point, while large signal analysis is nonlinear and deals with large variations.

    • Small signal analysis assumes that the circuit is linear and that the input signal is small enough to not affect the operating point of the circuit.

    • Large signal analysis deals with nonlinear circuits and assumes that the input signal is large enough to affec...

  • Answered by AI
  • Q21. How good are in programming. Rate out of 10
  • Ans. 

    I rate myself 8 out of 10 in programming.

    • I have experience in programming languages such as C++, Python, and Verilog.

    • I have developed scripts to automate tasks and improve efficiency.

    • I am constantly learning and improving my programming skills.

    • I have successfully completed several programming projects.

    • I am comfortable working with complex algorithms and data structures.

  • Answered by AI
  • Q22. What are second order effects in CMOS. Can you explain each one?
  • Ans. 

    Second order effects in CMOS and their explanation

    • Second order effects are non-linear effects that occur in CMOS devices

    • Some examples include channel length modulation, body effect, and drain-induced barrier lowering

    • Channel length modulation is the change in effective channel length due to the variation in drain-source voltage

    • Body effect is the change in threshold voltage due to the variation in substrate voltage

    • Drain-...

  • Answered by AI
  • Q23. How does the current equation changes when second order effects taken in account
  • Ans. 

    The current equation becomes more complex and includes additional terms when second order effects are considered.

    • Second order effects refer to non-linearities in the system that affect the current equation.

    • These effects can include things like parasitic capacitance, inductance, and resistance.

    • When second order effects are taken into account, the current equation may include additional terms such as higher order derivat...

  • Answered by AI
  • Q24. What you know about CMOS latch-up. Explain with help of circuitry.
  • Ans. 

    CMOS latch-up is a phenomenon where a parasitic thyristor is formed in a CMOS circuit, causing it to malfunction.

    • CMOS latch-up occurs when a parasitic thyristor is formed between the power supply and ground in a CMOS circuit.

    • This can happen when the voltage at the input or output pins exceeds the power supply voltage.

    • To prevent latch-up, designers use guard rings, substrate contacts, and other techniques to prevent the...

  • Answered by AI
  • Q25. How can we avoid latch up in a CMOS circuit
  • Ans. 

    Latch up in CMOS circuits can be avoided by implementing proper layout techniques and using guard rings.

    • Implement proper layout techniques

    • Use guard rings

    • Avoid asymmetric layout

    • Minimize substrate resistance

    • Use low-resistance substrate material

    • Avoid high substrate doping levels

    • Use ESD protection devices

    • Avoid high voltage gradients

    • Use proper power supply sequencing

  • Answered by AI
  • Q26. Why CMOS is preferred over NMOS and PMOS.
  • Ans. 

    CMOS is preferred over NMOS and PMOS due to its low power consumption, high noise immunity, and compatibility with digital circuits.

    • CMOS consumes less power than NMOS and PMOS.

    • CMOS has higher noise immunity due to complementary nature of transistors.

    • CMOS is compatible with digital circuits due to its ability to switch between high and low states.

    • NMOS and PMOS have higher power consumption and are not complementary in n...

  • Answered by AI
  • Q27. Draw cross sectional view an NMOS and explain its electrons flow level working
  • Ans. 

    An NMOS cross-sectional view and electron flow level working explanation.

    • NMOS stands for n-channel metal-oxide-semiconductor.

    • It is a type of MOSFET (metal-oxide-semiconductor field-effect transistor).

    • NMOS has a source, drain, and gate terminal.

    • When a voltage is applied to the gate, it creates an electric field that attracts electrons from the source to the drain.

    • The flow of electrons from source to drain is controlled ...

  • Answered by AI
  • Q28. Characteristics curve for NMOS, PMOS and CMOS
  • Ans. 

    Characteristics curve for NMOS, PMOS and CMOS are graphs that show the relationship between current and voltage.

    • NMOS curve shows that current increases with voltage until it reaches saturation

    • PMOS curve shows that current decreases with voltage until it reaches saturation

    • CMOS curve is a combination of NMOS and PMOS curves

    • CMOS curve shows that current flows only when both NMOS and PMOS are on

    • The threshold voltage is the

  • Answered by AI
  • Q29. Introduce yourself
  • Ans. 

    I am a Physical Design Engineer with experience in designing and optimizing integrated circuits.

    • I have a Bachelor's degree in Electrical Engineering

    • I have worked on multiple projects involving ASIC design and optimization

    • I am proficient in using EDA tools such as Cadence and Synopsys

    • I have experience in floorplanning, placement, and routing of digital circuits

    • I am familiar with industry-standard design methodologies su

  • Answered by AI
  • Q30. Why Intel?
  • Ans. 

    Intel is a leading technology company with a strong focus on innovation and cutting-edge products.

    • Intel has a reputation for being at the forefront of technological advancements

    • Intel invests heavily in research and development to create innovative products

    • Intel has a diverse range of products and services, providing opportunities for growth and development

    • Intel has a strong company culture that values collaboration, di

  • Answered by AI
  • Q31. What was the work in your previous company. Why you want to switch the company?
  • Ans. 

    I worked as a Physical Design Engineer in my previous company. I am looking for new challenges and opportunities to grow.

    • I was responsible for designing and implementing physical layouts of integrated circuits.

    • I collaborated with cross-functional teams to ensure timely delivery of projects.

    • I optimized designs for power, performance, and area.

    • I want to switch companies to gain exposure to new technologies and work on mo...

  • Answered by AI
  • Q32. One question to check how I deal with stress situations
  • Q33. One question to check how I Manage an Event Inside Intel
  • Q34. What is your salary expectation?
  • Ans. 

    I am open to discussing a salary that is commensurate with my experience and the responsibilities of the role.

    • I am flexible and open to negotiation

    • I am looking for a fair and competitive salary based on industry standards

    • I am willing to consider other benefits such as healthcare, retirement plans, and vacation time

    • I am interested in opportunities for growth and advancement within the company

  • Answered by AI
  • Q35. Any questions that you have to ask us?
  • Ans. 

    Yes, what are the biggest challenges your physical design team is currently facing?

    • Ask about the team's current projects and timelines

    • Inquire about any upcoming technology changes or advancements

    • Ask about the team's approach to problem-solving and collaboration

  • Answered by AI

Interview Preparation Tips

Round: Technical Interview
Experience: Basically they try know your technical knowledge through first, In fact this round is the more or less like an Elimination round where in you have to reply with little more explanation or until he moves to next question which mostly will be related to your answer. So jump into trouble by trying to make your own answer rather try to switch on to a topic that you well
Tips: A good grasp of Basic electronics and VLSI questions will help a lot in this round. Never go for an interview without brushing up your knowledge. Be prepared with self intro for atleast 2/3min such a way that any question from it can be answered with immense confidence level.

Round: Technical Interview
Experience: This was the round which I was able to perform well. I feel that the interviewer wanted to know more about my technical skills and hence more questions. A good preparation was required to tackle this round, and in fact I did. The interviewer was quite happy when I was able to give answer more than expected. NPTEL videos helped me a lot to face this round.
Tips: Be thorough with RC, RLC, circuit, its charging/discharging. Concept in transistor biasing, its fixing and stabilization have to known. Be ready with your subject of interest, and should be able to answer if asked from any corner of it.

Round: Technical Interview
Experience: As you can see, this round was more in VLSI stuffs. Since I said that I am not interested in programming, he changed the discussion into relevant domain. This round was more or less to check I fit into other positions also like Design Automation/Verification etc
Tips: Dont give an answer 'yes' for an area you dont know or rather you are not interested into
-> Take your own time to answer the question. Interviewer not more concerned about how fast you can answer.
-> I would suggestion you to watch this NPTEL video to learn about CMOS latch up. It helped me:-----?v=QlwcPjHpnH0

Round: HR Interview
Experience: More than a HR interview, it was more like an Behavioral round. The interview was taken by Skip level Manager. For last question, I asked 'what will be my actual work here and where can I find myself 2/3 years down the line?.
All the interviews where 1:1.

Tips: ->Never give answer 'no' for the last question I mentioned here
-> All the answers in this should be abide by ethics and values.
-> Know about the company and your work before hand.

Skill Tips: -> Be prepared well
-> Keep in mind that the Interviewer wont a preplanned set of questions to ask you and hence its all about how and what you answer. In fact, the whole Interview is just what you decide
-> Try to get rid of questions that you dont. Its better to say 'I dont know' rather than beating around the bush'
-> Be free out of Tension, take your own to answer, there is no harm in that.

Skills: Basic Digital Logic, Digital Design, Digital And Analogue Parts Of VLSI, VLSI, Basic Electronics, Analog And Digital Knowledge, Analog Integrated Circuits, CMOS Circuits, Analog Circuits
College Name: Government Model Engineering College, Thrikkakara

Skills evaluated in this interview

I applied via Referral and was interviewed before Nov 2021. There were 2 interview rounds.

Round 1 - Resume Shortlist 
Pro Tip by AmbitionBox:
Keep your resume crisp and to the point. A recruiter looks at your resume for an average of 6 seconds, make sure to leave the best impression.
View all tips
Round 2 - Technical 

(2 Questions)

  • Q1. Interview based on EMIR ànalysis 1. Static and Dynamic Ir drop questions
  • Q2. Power and signal EM questions

Interview Preparation Tips

Interview preparation tips for other job seekers - Good to work here and give good training for freshers and lot of clients are there
Interview experience
3
Average
Difficulty level
Moderate
Process Duration
Less than 2 weeks
Result
No response

I applied via LinkedIn and was interviewed in Jul 2023. There were 2 interview rounds.

Round 1 - Technical 

(4 Questions)

  • Q1. Floorplan strategies to calculate maximum macro counts that can be used in a block, placement constraints, congestion issues.
  • Ans. 

    Floorplan strategies involve calculating maximum macro counts, considering placement constraints and addressing congestion issues.

    • Floorplan strategies involve determining the maximum number of macros that can be accommodated within a block.

    • Placement constraints refer to the rules and guidelines that dictate where macros can be placed within the block.

    • Congestion issues arise when there is limited space or resources avai...

  • Answered by AI
  • Q2. Multi cycle paths, timing violations in reg2reg path.
  • Q3. Routing issues, signal integrity, IR drop analysis.
  • Q4. Logical DRC's, causes and fixing strategies.
Round 2 - Technical 

(3 Questions)

  • Q1. Issues and fixes faced during previous projects.
  • Q2. Placement, CTS, CMOS concepts
  • Q3. LVS, Design for manufacturing.

Skills evaluated in this interview

Software Engineer Interview Questions & Answers

Intel user image Niranjhana Narayanan

posted on 4 Dec 2016

I applied via Campus Placement and was interviewed in Dec 2016. There were 5 interview rounds.

Interview Questionnaire 

2 Questions

  • Q1. Why UDP and not TCP in project
  • Ans. 

    UDP is preferred over TCP in this project due to its low latency and lightweight nature.

    • UDP is a connectionless protocol, which means it does not establish a direct connection between the sender and receiver.

    • UDP is faster than TCP as it does not have the overhead of establishing and maintaining a connection.

    • UDP is suitable for applications where real-time data transmission is crucial, such as video streaming or online ...

  • Answered by AI
  • Q2. How would you clear the 7th bit in a 32 bit register
  • Ans. 

    To clear the 7th bit in a 32-bit register, perform a bitwise AND operation with a mask that has all bits set to 1 except the 7th bit.

    • Create a mask with the 7th bit set to 0 and all other bits set to 1

    • Perform a bitwise AND operation between the register and the mask

    • Store the result back in the register

  • Answered by AI

Interview Preparation Tips

Round: Test
Experience: Questions were based on C concepts, given piece of code, find error, output, etc then data structures, bit manipulation, a few aptitude questions were also there (around 5-7).
Tips: Practice aptitude, C, data structures (geeksforgeeks.org is a good source).
Duration: 1 hour
Total Questions: 30

Round: Technical + HR Interview
Experience: I was asked to explain project in detail, I had done projects on embedded, so was asked about that, details like what fields did you use in that structure, why this implementation and not some related other. Memory management, network communications, operating systems. Then questions on C concepts like memory allocation, function pointers, then data structures like linked lists, then bit manipulation in registers. Questions from electrical coursework. Then later, why higher studies, would you still go for higher studies if you had a good job at a company, why etc.
Tips: Be thorough with C (know your Kernighan & Ritchie) and be prepared to go into details about your projects.

Skills: C, Data Structures, Coursework Understanding, Project And Internship
College Name: IIT Madras

Skills evaluated in this interview

DIGICOMM Semiconductor Interview FAQs

How many rounds are there in DIGICOMM Semiconductor interview?
DIGICOMM Semiconductor interview process usually has 2-3 rounds. The most common rounds in the DIGICOMM Semiconductor interview process are Technical, Resume Shortlist and Aptitude Test.
How to prepare for DIGICOMM Semiconductor interview?
Go through your CV in detail and study all the technologies mentioned in your CV. Prepare at least two technologies or languages in depth if you are appearing for a technical interview at DIGICOMM Semiconductor. The most common topics and skills that interviewers at DIGICOMM Semiconductor expect are UVM, USB, PCIE, System Verilog and Ethernet.
What are the top questions asked in DIGICOMM Semiconductor interview?

Some of the top questions asked at the DIGICOMM Semiconductor interview -

  1. 1. What is CMOS? 2. What is latch? 3. What is the difference between latch and ...read more
  2. What is the setup and hold time and different techniques to fix the setup and h...read more
  3. What are the different techniques to minimize congesti...read more

Tell us how to improve this page.

DIGICOMM Semiconductor Interview Process

based on 3 interviews

Interview experience

4.7
  
Excellent
View more

Interview Questions from Similar Companies

Intel Interview Questions
4.2
 • 214 Interviews
Texas Instruments Interview Questions
4.1
 • 120 Interviews
Molex Interview Questions
3.9
 • 53 Interviews
Broadcom Interview Questions
3.4
 • 41 Interviews
Analog Devices Interview Questions
4.1
 • 27 Interviews
View all

DIGICOMM Semiconductor Reviews and Ratings

based on 52 reviews

3.1/5

Rating in categories

3.2

Skill development

3.1

Work-life balance

3.1

Salary

2.9

Job security

3.0

Company culture

3.0

Promotions

3.1

Work satisfaction

Explore 52 Reviews and Ratings
Physical Design Engineer

Bangalore / Bengaluru

3-8 Yrs

Not Disclosed

SOC Emulation/Pre Si Verification Engineers

Hyderabad / Secunderabad,

Bangalore / Bengaluru

5-15 Yrs

Not Disclosed

Explore more jobs
Physical Design Engineer
42 salaries
unlock blur

₹0 L/yr - ₹0 L/yr

Analog Layout Engineer
13 salaries
unlock blur

₹0 L/yr - ₹0 L/yr

Design & Verification Engineer
9 salaries
unlock blur

₹0 L/yr - ₹0 L/yr

Senior Engineer
7 salaries
unlock blur

₹0 L/yr - ₹0 L/yr

HR Executive
7 salaries
unlock blur

₹0 L/yr - ₹0 L/yr

Explore more salaries
Compare DIGICOMM Semiconductor with

Intel

4.2
Compare

Analog Devices

4.0
Compare

Broadcom

3.4
Compare

Micron Technology

3.7
Compare
Did you find this page helpful?
Yes No
write
Share an Interview