Upload Button Icon Add office photos

Cisco

Compare button icon Compare button icon Compare
4.2

based on 1.7k Reviews

Proud winner of ABECA 2024 - AmbitionBox Employee Choice Awards

zig zag pattern zig zag pattern
filter salaries All Filters

39 Cisco Jobs

Sr ASIC DFT Engineer

6-11 years

Bangalore / Bengaluru

1 vacancy

Sr ASIC DFT Engineer

Cisco

posted 19hr ago

Job Role Insights

Flexible timing

Job Description

Sr ASIC DFT Engineer
Apply
  • Location:
    Bangalore, India
  • Area of Interest
    Engineer - Hardware
  • Job Type
    Professional
  • Technology Interest
    *None
  • Job Id
Who We Are

The Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Ciscos core Switching, Routing, and Wireless products. We design the networking hardware for Enterprises and Service Providers of various sizes, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#CiscoSiliconOne) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Ciscos ground-breaking solutions by designing, developing and testing some of the most complex ASICs being developed in the industry.

Who Youll Work With

You will be in the Silicon One development organization as an ASIC Implementation Technical Lead in San Jose, CA with a primary focus on Design-for-Test. You will work with Front-end RTL teams, backend physical design teams to understand chip architecture and drive DFT requirements early in the design cycle. As a member of this team you will also be involved in crafting groundbreaking next generation networking chips. You will help lead to drive the DFT and quality process through the entire Implementation flow and post silicon validation phases with additional exposure to physical design signoff activities.

What Youll Do
  • Responsible for implementing the Hardware Design-for-Test (DFT) features that support ATE, in-system test, debug and diagnostics needs of the designs.
  • Responsible for development of innovative DFT IP in collaboration with the multi-functional teams, and play a key role in full chip design integration with the testability features coordinated in the RTL.
  • Work closely with the design/design-verification and PD teams to enable the integration and validation of the Test logic in all phases of the implementation and post silicon validation flows.
  • Your team will participate in the creation of Innovative Hardware DFT & physical design aspects for new silicon device models, bare die & stacked die, driving re-usable test and debug strategies.
  • The job requires the candidate to have the ability to craft solutions and debug with minimal mentorship.
Minimum Qualifications:
  • Bachelors or a Master s Degree in Electrical or Computer Engineering required with at least 10 years of experience.
  • Knowledge of the latest innovative trends in DFT, test and silicon engineering.
  • Background with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.
  • Background with ATPG and EDA tools like TestMax, Tetramax, Tessent tool sets, PrimeTime
  • Verification skills include, System Verilog Logic Equivalency checking and validating the Test-timing of the design

Knowledge of the latest innovative trends in DFT, test and silicon engineering.

  • Experience with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.
  • Prior experience with ATPG and EDA tools like TestMax, Tetramax, Tessent tool sets, PrimeTime
  • Prior experience working with Gate level simulation, debugging with VCS and other simulators.
  • Prior experience with Post-silicon validation and debug experience; Ability to work with ATE patterns, P1687
  • Prior experience with Scripting skills: Tcl, Python/Perl.
Preferred Qualifications:
  • Verilog design experience - developing custom DFT logic & IP integration; familiarity with functional verification
  • DFT CAD development - Test Architecture, Methodology and Infrastructure
  • Background in Test Static Timing Analysis
  • Past experience with Post silicon validation using DFT patterns.


Employment Type: Full Time, Permanent

Read full job description

Prepare for DFT Engineer roles with real interview advice

People are getting interviews at Cisco through

(based on 208 Cisco interviews)
Job Portal
Company Website
Referral
Campus Placement
Walkin
Recruitment Consultant
30%
22%
16%
14%
3%
1%
14% candidates got the interview through other sources.
High Confidence
?
High Confidence means the data is based on a large number of responses received from the candidates.

What people at Cisco are saying

What Cisco employees are saying about work life

based on 1.7k employees
87%
88%
72%
97%
Flexible timing
Monday to Friday
No travel
Day Shift
View more insights

Cisco Benefits

Work From Home
Health Insurance
Cafeteria
Gymnasium
Team Outings
Soft Skill Training +6 more
View more benefits

Compare Cisco with

Google

4.4
Compare

Microsoft Corporation

4.1
Compare

Hewlett Packard Enterprise

4.2
Compare

Juniper Networks

4.2
Compare

IBM

4.1
Compare

Dell

4.1
Compare

Oracle

3.7
Compare

VMware Software

4.4
Compare

NetApp

3.9
Compare

NortonLifeLock's

4.0
Compare

Palo Alto Networks

3.8
Compare

Fortinet

4.2
Compare

Sterlite Technologies

3.8
Compare

Nvidia

3.7
Compare

Lumen Technologies

4.1
Compare

Vertiv

4.0
Compare

Arista Networks

4.1
Compare

Colt Technology Services

4.4
Compare

TransPerfect

3.7
Compare

WatchGuard Technologies

3.9
Compare

Similar Jobs for you

DFT Engineer at WebEx Communications India (P) Ltd.

Bangalore / Bengaluru

3-7 Yrs

₹ 5-9 LPA

DFT Engineer at WebEx Communications India (P) Ltd.

Bangalore / Bengaluru

3-5 Yrs

₹ 5-7 LPA

Technical Lead at WebEx Communications India (P) Ltd.

Bangalore / Bengaluru

4-8 Yrs

₹ 6-10 LPA

Asic Design Engineer at WebEx Communications India (P) Ltd.

Bangalore / Bengaluru

4-7 Yrs

₹ 7-10 LPA

Senior Staff Engineer at Synopsys (India) Private Limited

Noida, Hyderabad / Secunderabad + 2

8-15 Yrs

₹ 10-17 LPA

Asic Design Engineer at WebEx Communications India (P) Ltd.

Bangalore / Bengaluru

2-6 Yrs

₹ 4-8 LPA

Staff Engineer at Synopsys (India) Private Limited

Bangalore / Bengaluru

3-7 Yrs

₹ 5-9 LPA

Asic Engineer at Juniper Networks India Pvt Ltd

Bangalore / Bengaluru

4-7 Yrs

₹ 6-9 LPA

Asic Engineer at WebEx Communications India (P) Ltd.

Bangalore / Bengaluru

2-5 Yrs

₹ 5-8 LPA

Senior Staff Engineer at Synopsys (India) Private Limited

Noida, Pune

8-13 Yrs

₹ 10-15 LPA

Cisco Bangalore / Bengaluru Office Locations

View all
Bengaluru Office
Web Ex Communications, SEZ Unit, Cessna Business Park, Kadubeesanahalli Village, Hobli, Sarjapur, Varthur Main Road, Marathahalli Bengaluru
Karnataka 560087
Bengaluru Office
Cisco Systems India Pvt LTD, Embassy Tech Village, 12/1-12/2, Devarabisanahalli Bengaluru
Karnataka

Sr ASIC DFT Engineer

6-11 Yrs

Bangalore / Bengaluru

2d ago·via naukri.com

Senior Software Engineer

8-12 Yrs

Bangalore / Bengaluru

16hr ago·via naukri.com

Software Engineer-Storage

3-8 Yrs

Bangalore / Bengaluru

16hr ago·via naukri.com

Software Engineer

8-12 Yrs

Bangalore / Bengaluru

2d ago·via naukri.com

Software Engineer | Forwarding (L2|L3|VXLAN)| Bangalore | 3-5 years

3-5 Yrs

Bangalore / Bengaluru

2d ago·via naukri.com

Senior Software Engineer- Python, Perl, shell & Linux(8+ Years)

4-12 Yrs

Bangalore / Bengaluru

2d ago·via naukri.com

software Engineer

5-10 Yrs

Bangalore / Bengaluru

2d ago·via naukri.com

Technical Leader - C/C++, Forwarding (L2|L3|VXLAN), Networking

10-16 Yrs

Bangalore / Bengaluru

2d ago·via naukri.com

Senior Software Engineer-Storage

7-11 Yrs

Bangalore / Bengaluru

2d ago·via naukri.com

Software Engineer-Storage

3-8 Yrs

Bangalore / Bengaluru

2d ago·via naukri.com
write
Share an Interview