Upload Button Icon Add office photos
Premium Employer

i

This company page is being actively managed by Advanced Micro Devices Team. If you also belong to the team, you can get access from here

Advanced Micro Devices Verified Tick

Compare button icon Compare button icon Compare
3.8

based on 237 Reviews

filter salaries All Filters

165 Advanced Micro Devices Jobs

Full chip SoC timing lead

4-8 years

Bangalore / Bengaluru

1 vacancy

Full chip SoC timing lead

Advanced Micro Devices

posted 5d ago

Job Role Insights

Flexible timing

Job Description






SMTS SILICON DESIGN ENGINEER
THE ROLE:
As a member of the Strategic Silicon Solution Group Full Chip Physical Design team, you will help bring to life cutting-edge designs. You will work on Full Chip/Subsystem Floorplan / Netlist, Tile/Block/Partition level Physical Design, Full Chip Static Timing Analysis and Constraints teams, to achieve first pass silicon success.
THE PERSON:
This person will be working on Full chip / Sub-system level Physical Design, Timing Analysis, Synthesis, Logical equivalence, Physical Verification, Power design/implementation/signoff, and will act as a mentor/coach/guide to Design Engineers. Will work very closely with Fellows, Principal Engineers, Architects, Technology/CAD teams and collaborate with cross functional worldwide teams. The candidate should be highly accurate and detail-oriented, possessing good communication and problem-solving skills. Should have hands on Physical Design experience and must have handled RTL to GDS II at Top level or Hierarchical top level for at least few tape outs. Must have led physical design team/s in the capacity of technical lead or as a go to person.
KEY RESPONSIBLITIES:
  • Full chip level Die size estimation, Floor-planning, Power planning, IO planning, package compatibility, IO ring creation and ESD analysis
  • Full chip Hierarchical planning, block planning , block level constraints, hierarchical clock tree implementation, block integration and chip finishing.
  • Low power design with power estimation/optimization including clock gating, power gating, power switch implementation and other low power techniques to reduce total power consumption.
  • Full chip/Sub-system/Partition level Synthesis, Logic equivalence, implementation of low power UPF/CPF
  • Full chip / sub-system level constraints, MMMC & cross talk aware timing closure with latest OCV based analysis
  • RTL2GDSII design implementation and flow debug top down or bottoms up at chip level
  • PPA (Power, Performance, Area and Schedule) closure and flow development for key IPs like CPU, Graphics, Multimedia, Fabric cores and/or other critical sub-systems
  • Low Power signoff like Static and Dynamic power analysis at top level and/or sub-system level
  • Full chip / sub system level Clock tree synthesis and advanced clock tree implementation.
  • Top level ECO strategy for RTL, pre-physical and post-route implementation considering timing, congestion and logic equivalence
  • Physical design and timing methodology development on a particular node as well as for a specific SOC
  • Automation to improve design PPA (Power, Performance, Area) and ensure a high-quality design environment for an SOC
  • Hands-on in reference flows, excellent debugging skills.
  • Experience in 5nm & below technologies.
PREFERRED EXPERIENCE:
  • Minimum 14+ years of relevant work experience.
  • Expertise in ICC2/ FC (Fusion Compiler) Physical Design flows/methodologies or equivalent tools.
  • Expertise in Signoff tools like Primetime for Timing, Calibre for DRC/LVS, Ansys Redhawk on EMIR, PT-PX for Power signoff
  • Should have worked as a go to person or technical lead for at least few full chip projects.
  • Strong technical leadership and ability to mentor/guide/coach design engineers to achieve and deliver project goals.
  • Strong inter-personal skills and ability to collaborate with teams spread across multiple geos.
  • Should have good scripting experience in Shell, Python, Perl, TCL, UNIX along with decode/debug old existing scripts.
ACADEMIC CREDENTIALS:
  • Bachelors or Masters degree in Computer/Electronics/Electrical Engineering
#LI-SR4



Benefits offered are described:
AMD benefits at a glance .

Employment Type: Full Time, Permanent

Read full job description

Prepare for Lead roles with real interview advice

People are getting interviews at Advanced Micro Devices through

(based on 24 Advanced Micro Devices interviews)
Campus Placement
Job Portal
Referral
Company Website
Walkin
24%
21%
17%
13%
4%
21% candidates got the interview through other sources.
High Confidence
?
High Confidence means the data is based on a large number of responses received from the candidates.

What people at Advanced Micro Devices are saying

Lead salary at Advanced Micro Devices

reported by 2 employees
₹23.6 L/yr - ₹30.2 L/yr
82% more than the average Lead Salary in India
View more details

What Advanced Micro Devices employees are saying about work life

based on 237 employees
80%
80%
66%
100%
Flexible timing
Monday to Friday
No travel
Day Shift
View more insights

Advanced Micro Devices Benefits

Submitted by Company
Health & Wellness
Family
Financial Wellbeing
Perks
Time Off
Compensation
Submitted by Employees
Team Outings
Cafeteria
Work From Home
Health Insurance
Gymnasium
Soft Skill Training +6 more
View more benefits

Compare Advanced Micro Devices with

Intel

4.2
Compare

Nvidia

3.7
Compare

Broadcom

3.3
Compare

Micron Technology

3.7
Compare

Applied Materials

3.9
Compare

Analog Devices

4.1
Compare

Xilinx

4.2
Compare

Marvell Technology

3.7
Compare

Tata Electronics

4.1
Compare

Qualcomm

3.8
Compare

TDK India Private Limited

3.9
Compare

Molex

3.9
Compare

Synopsys

3.9
Compare

Cadence Design Systems

4.1
Compare

Lam Research

3.7
Compare

NXP Semiconductors

3.8
Compare

Infineon Technologies

3.9
Compare

Texas Instruments

4.1
Compare

STMicroelectronics

4.2
Compare

Microchip Technology

4.0
Compare

Similar Jobs for you

Design Engineer at Advanced Micro Devices, Inc

Bangalore / Bengaluru

5-13 Yrs

₹ 7-15 LPA

PD Engineer at Advanced Micro Devices, Inc

Bangalore / Bengaluru

2-5 Yrs

₹ 4-7 LPA

Senior Asic Engineer at NVIDIA

Bangalore / Bengaluru

3-4 Yrs

₹ 9-14 LPA

Sta Engineer at Quest Global Technologies

Bangalore / Bengaluru

3-7 Yrs

₹ 6-10 LPA

SOC Design Engineer at NVIDIA

Bangalore / Bengaluru

5-8 Yrs

₹ 12-17 LPA

Design Engineer at Advanced Micro Devices, Inc

Bangalore / Bengaluru

3-9 Yrs

₹ 5-11 LPA

Design Engineer at Advanced Micro Devices, Inc

Hyderabad / Secunderabad

3-9 Yrs

₹ 5-11 LPA

Physical Design Engineer at Intel Technology India Pvt Ltd

Bangalore / Bengaluru

8-12 Yrs

₹ 10-14 LPA

Design Engineer at Advanced Micro Devices, Inc

Bangalore / Bengaluru

3-8 Yrs

₹ 12-16 LPA

Timing Engineer at Qualcomm india pvt ltd.

Bangalore / Bengaluru

3-8 Yrs

₹ 5-10 LPA

Full chip SoC timing lead

4-8 Yrs

Bangalore / Bengaluru

5d ago·via naukri.com

MTS Silicon Design Engineer

5-10 Yrs

Hyderabad / Secunderabad

15hr ago·via naukri.com

MTS Silicon Design Engineer

9-14 Yrs

Hyderabad / Secunderabad

15hr ago·via naukri.com

Sr. Silicon Design Engineer

5-10 Yrs

Hyderabad / Secunderabad

15hr ago·via naukri.com

MTS Software Development Eng.

2-5 Yrs

Bangalore / Bengaluru

15hr ago·via naukri.com

MTS Silicon Design Engineer

5-10 Yrs

Hyderabad / Secunderabad

15hr ago·via naukri.com

MTS Software System Design Eng.

8-12 Yrs

Bangalore / Bengaluru

16hr ago·via naukri.com

Technical Marketing Manager 2

6-10 Yrs

Hyderabad / Secunderabad

16hr ago·via naukri.com

Program Manager 2

5-7 Yrs

Bangalore / Bengaluru

16hr ago·via naukri.com

MTS Silicon Design Engineer

5-10 Yrs

Hyderabad / Secunderabad

2d ago·via naukri.com
write
Share an Interview